159 lines
5.5 KiB
C
159 lines
5.5 KiB
C
/*
|
|
ChibiOS/RT - Copyright (C) 2014 Uladzimir Pylinsky aka barthess
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
you may not use this file except in compliance with the License.
|
|
You may obtain a copy of the License at
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
See the License for the specific language governing permissions and
|
|
limitations under the License.
|
|
*/
|
|
|
|
#define STM32_USE_DMA
|
|
|
|
/*
|
|
* FSMC driver system settings.
|
|
*/
|
|
#define STM32_FSMC_USE_FSMC1 TRUE
|
|
#define STM32_FSMC_FSMC1_IRQ_PRIORITY 10
|
|
#define STM32_FSMC_DMA_CHN 0x03010201
|
|
|
|
/*
|
|
* FSMC NAND driver system settings.
|
|
*/
|
|
#define STM32_NAND_USE_NAND1 FALSE
|
|
#define STM32_NAND_USE_NAND2 FALSE
|
|
#define STM32_NAND_USE_EXT_INT FALSE
|
|
#define STM32_NAND_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
|
|
#define STM32_NAND_DMA_PRIORITY 0
|
|
#define STM32_NAND_DMA_ERROR_HOOK(nandp) osalSysHalt("DMA failure")
|
|
|
|
/*
|
|
* FSMC SRAM driver system settings.
|
|
*/
|
|
#define STM32_SRAM_USE_SRAM1 FALSE
|
|
#define STM32_SRAM_USE_SRAM2 FALSE
|
|
#define STM32_SRAM_USE_SRAM3 FALSE
|
|
#define STM32_SRAM_USE_SRAM4 TRUE
|
|
|
|
/*
|
|
* FSMC SDRAM driver system settings.
|
|
*/
|
|
#define STM32_SDRAM_USE_SDRAM1 FALSE
|
|
#define STM32_SDRAM_USE_SDRAM2 FALSE
|
|
|
|
/*
|
|
* TIMCAP driver system settings.
|
|
*/
|
|
#define STM32_TIMCAP_USE_TIM1 TRUE
|
|
#define STM32_TIMCAP_USE_TIM2 FALSE
|
|
#define STM32_TIMCAP_USE_TIM3 TRUE
|
|
#define STM32_TIMCAP_USE_TIM4 TRUE
|
|
#define STM32_TIMCAP_USE_TIM5 TRUE
|
|
#define STM32_TIMCAP_USE_TIM8 TRUE
|
|
#define STM32_TIMCAP_USE_TIM9 TRUE
|
|
#define STM32_TIMCAP_TIM1_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM2_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM3_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM4_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM5_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM8_IRQ_PRIORITY 3
|
|
#define STM32_TIMCAP_TIM9_IRQ_PRIORITY 3
|
|
|
|
/*
|
|
* COMP driver system settings.
|
|
*/
|
|
#define STM32_COMP_USE_COMP1 TRUE
|
|
#define STM32_COMP_USE_COMP2 TRUE
|
|
#define STM32_COMP_USE_COMP3 TRUE
|
|
#define STM32_COMP_USE_COMP4 TRUE
|
|
#define STM32_COMP_USE_COMP5 TRUE
|
|
#define STM32_COMP_USE_COMP6 TRUE
|
|
#define STM32_COMP_USE_COMP7 TRUE
|
|
|
|
#define STM32_COMP_USE_INTERRUPTS TRUE
|
|
#define STM32_COMP_1_2_3_IRQ_PRIORITY 5
|
|
#define STM32_COMP_4_5_6_IRQ_PRIORITY 5
|
|
#define STM32_COMP_7_IRQ_PRIORITY 5
|
|
|
|
#if STM32_COMP_USE_INTERRUPTS
|
|
#define STM32_DISABLE_EXTI21_22_29_HANDLER
|
|
#define STM32_DISABLE_EXTI30_32_HANDLER
|
|
#define STM32_DISABLE_EXTI33_HANDLER
|
|
#endif
|
|
|
|
/*
|
|
* USBH driver system settings.
|
|
*/
|
|
#define STM32_OTG1_CHANNELS_NUMBER 8
|
|
#define STM32_OTG2_CHANNELS_NUMBER 12
|
|
|
|
#define STM32_USBH_USE_OTG1 1
|
|
#define STM32_OTG1_RXFIFO_SIZE 1024
|
|
#define STM32_OTG1_PTXFIFO_SIZE 128
|
|
#define STM32_OTG1_NPTXFIFO_SIZE 128
|
|
|
|
#define STM32_USBH_USE_OTG2 0
|
|
#define STM32_OTG2_RXFIFO_SIZE 2048
|
|
#define STM32_OTG2_PTXFIFO_SIZE 1024
|
|
#define STM32_OTG2_NPTXFIFO_SIZE 1024
|
|
|
|
#define STM32_USBH_MIN_QSPACE 4
|
|
#define STM32_USBH_CHANNELS_NP 4
|
|
|
|
/*
|
|
* CRC driver system settings.
|
|
*/
|
|
#define STM32_CRC_USE_CRC1 TRUE
|
|
#define STM32_CRC_CRC1_DMA_IRQ_PRIORITY 1
|
|
#define STM32_CRC_CRC1_DMA_PRIORITY 2
|
|
#define STM32_CRC_CRC1_DMA_STREAM STM32_DMA1_STREAM2
|
|
|
|
#define CRCSW_USE_CRC1 FALSE
|
|
#define CRCSW_CRC32_TABLE TRUE
|
|
#define CRCSW_CRC16_TABLE TRUE
|
|
#define CRCSW_PROGRAMMABLE TRUE
|
|
|
|
/*
|
|
* EICU driver system settings.
|
|
*/
|
|
#define STM32_EICU_USE_TIM1 TRUE
|
|
#define STM32_EICU_USE_TIM2 FALSE
|
|
#define STM32_EICU_USE_TIM3 TRUE
|
|
#define STM32_EICU_USE_TIM4 TRUE
|
|
#define STM32_EICU_USE_TIM5 TRUE
|
|
#define STM32_EICU_USE_TIM8 TRUE
|
|
#define STM32_EICU_USE_TIM9 TRUE
|
|
#define STM32_EICU_USE_TIM10 TRUE
|
|
#define STM32_EICU_USE_TIM11 TRUE
|
|
#define STM32_EICU_USE_TIM12 TRUE
|
|
#define STM32_EICU_USE_TIM13 TRUE
|
|
#define STM32_EICU_USE_TIM14 TRUE
|
|
#define STM32_EICU_TIM1_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM2_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM3_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM4_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM5_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM8_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM9_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM10_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM11_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM12_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM13_IRQ_PRIORITY 7
|
|
#define STM32_EICU_TIM14_IRQ_PRIORITY 7
|
|
|
|
/*
|
|
* QEI driver system settings.
|
|
*/
|
|
#define STM32_QEI_USE_TIM1 TRUE
|
|
#define STM32_QEI_USE_TIM2 FALSE
|
|
#define STM32_QEI_USE_TIM3 TRUE
|
|
#define STM32_QEI_TIM1_IRQ_PRIORITY 3
|
|
#define STM32_QEI_TIM2_IRQ_PRIORITY 3
|
|
#define STM32_QEI_TIM3_IRQ_PRIORITY 3
|